ARM Cortex-X1
| General information | |
|---|---|
| Launched | 2020 | 
| Designed by | ARM Ltd. | 
| Performance | |
| Max. CPU clock rate | to 3.0 GHz in phones and 3.3 GHz in tablets/laptops | 
| Address width | 40-bit | 
| Cache | |
| L1 cache | 128 KiB (64 KiB I-cache with parity, 64 KiB D-cache) per core | 
| L2 cache | 512–1024 KiB per core | 
| L3 cache | 512 KiB – 8 MiB (optional) | 
| Architecture and classification | |
| Microarchitecture | ARM Cortex-X1 | 
| Instruction set | ARMv8-A: A64, A32, and T32 (at the EL0 only) | 
| Extensions | |
| Physical specifications | |
| Cores | 
 | 
| Products, models, variants | |
| Product code name | 
 | 
| Variant | |
| History | |
| Successor | ARM Cortex-X2 | 
The ARM Cortex-X1 is a central processing unit implementing the ARMv8.2-A 64-bit instruction set designed by ARM Holdings' Austin design centre as part of ARM's Cortex-X Custom (CXC) program.